

# **Building a Single Cycle RISC V Processor**

Chester Rebeiro
Indian Institute of Technology Madras

chester@cse.iitm.ac.in



# Program Execution. Fetching the Instruction





# Program Execution. Fetching the Instruction





### **Control Unit**



Control signals generated
Based on instruction opcode and functions

### **Control Unit**





#### Truth Table

| Pi | roc | ess | or | Sta | ite | Sig | na | ls |   | In | Instruction Opcode |   |   |   |   |   |   | Control Signals |   |   |   |   |   |   |   |   |   |   |   |   |   |
|----|-----|-----|----|-----|-----|-----|----|----|---|----|--------------------|---|---|---|---|---|---|-----------------|---|---|---|---|---|---|---|---|---|---|---|---|---|
| 0  | 0   | 1   | х  | 1   | 1   | 0   | 0  | 1  | 1 | 1  | x                  | 0 | Х | 0 | 0 | 0 | X | 1               | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 0 |
| 1  | 0   | 1   | 1  | 0   | 0   | 1   | x  | 0  | 0 | Х  | x                  | 1 | 1 | 1 | 0 | 0 | Х | 0               | 0 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 1 | 0 | 1 | 0 | 0 |
| 0  | 1   | X   | 1  | 1   | 1   | 0   | 0  | 1  | x | 1  | x                  | 0 | 1 | 0 | 1 | 0 | X | 1               | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 1 | 0 | 1 | 0 |
| 1  | I   | I   | I  | l   | I   | I   | I  | l  | I | I  | I                  | I | l | I | l | l | ١ | I               | ١ | 1 | l | ١ | 1 | 1 | l | ١ | ١ | 1 | I | ١ |   |
| 1  | I   | I   | I  | I   | I   | I   | I  | I  | I | I  | I                  | I | I | I | I | I | 1 | I               | I | I | I | l | ١ | 1 | I | l | l | l | I | l | 1 |
| I  | I   | I   | I  | l   | l   | I   | I  | l  | I | l  | I                  | I | l | l | l | I | ١ | I               | 1 | 1 | l | ١ | 1 | 1 | l | ١ | ١ | 1 | I | ١ | ١ |
| X  | 1   | 1   | X  | 0   | 1   | Χ   | 1  | 1  | 0 | 0  | 1                  | Χ | 0 | 0 | 1 | 0 | Χ | 1               | 0 | 1 | 1 | 1 | 1 | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 0 |



Shows an example of how the control unit can be designed based on truth tables. In practice, we use Verilog/VHDL to describe the relationships







**Truth Table** 

| SET | RESET | D | ск | Q | Q |
|-----|-------|---|----|---|---|
| 0   | 1     | - | -  | 1 | 0 |
| 1   | 0     | - | -  | 0 | 1 |
| 0   | 0     | - | -  | 1 | 1 |
| 1   | 1     | 1 |    | 1 | 0 |
| 1   | 1     | 0 |    | 0 | 1 |





A D Flip Flop stores a single bit, forming the basis for a register. A single register, could have 32 or 64 D flip flops, depending on the architecture.

# **Register Bank**



### 32 registers stored in register file

5-bits required to address registers.

Two source registers and one destination register → therefore dual ported register file supporting two reads and one write



32 registers stored in register file.

5-bits required to address registers.

Two source registers and one destination register

→ therefore ,dual ported register file supporting two reads and one write

Register bank is a collection of registers along with muxes and a demux. In a single clock cycle, it can read two registers and write to a single register.



# **Example of Dual Ported Register**





# The Register Bank in the CPU





# The Register Bank: Example





# **R-Type Instructions**

| $\overline{-}$ Inst | Name                | FMT | Opcode  | funct3 | funct7 | Description (C)      |
|---------------------|---------------------|-----|---------|--------|--------|----------------------|
| add                 | ADD                 | R   | 0110011 | 0x0    | 0x00   | rd = rs1 + rs2       |
| sub                 | SUB                 | R   | 0110011 | 0x0    | 0x20   | rd = rs1 - rs2       |
| xor                 | XOR                 | R   | 0110011 | 0x4    | 0x00   | rd = rs1 ^ rs2       |
| or                  | OR                  | R   | 0110011 | 0x6    | 0x00   | rd = rs1   rs2       |
| and                 | AND                 | R   | 0110011 | 0x7    | 0x00   | rd = rs1 & rs2       |
| sll                 | Shift Left Logical  | R   | 0110011 | 0x1    | 0x00   | rd = rs1 << rs2      |
| srl                 | Shift Right Logical | R   | 0110011 | 0x5    | 0x00   | rd = rs1 >> rs2      |
| sra                 | Shift Right Arith*  | R   | 0110011 | 0x5    | 0x20   | rd = rs1 >> rs2      |
| slt                 | Set Less Than       | R   | 0110011 | 0x2    | 0x00   | rd = (rs1 < rs2)?1:0 |
| sltu                | Set Less Than (U)   | R   | 0110011 | 0x3    | 0x00   | rd = (rs1 < rs2)?1:0 |

| 31 | 27   | 26 | 25 | 24 | 20 | 19  | 15 | 14  | 12  | 11 | 7  | 6   | 0   |
|----|------|----|----|----|----|-----|----|-----|-----|----|----|-----|-----|
|    | func | t7 |    | rs | :2 | rs. | l  | fun | ct3 | 1  | rd | opc | ode |



# **Arithmetic Operations (R type instructions)**





# **Inside the ALU**





### Inside the ALU





# **Arithmetic Operations (I type instructions)**



addi x1, x3, imm

What is the use of Gen?



# Comparing the encoding of R and I type instructions

|               | T                       | T3.500 | 0 1                    | C      |                |
|---------------|-------------------------|--------|------------------------|--------|----------------|
| $\_{ m Inst}$ | Name                    | FMT    | Opcode                 | funct3 | funct7         |
| add           | ADD                     | R      | 0 <mark>1</mark> 10011 | 0x0    | 0x00           |
| sub           | SUB                     | R      | 0 <mark>1</mark> 10011 | 0x0    | 0x20           |
| xor           | XOR                     | R      | 0 <mark>1</mark> 10011 | 0x4    | 0x00           |
| or            | OR                      | R      | 0 <mark>1</mark> 10011 | 0x6    | 0x00           |
| and           | AND                     | R      | 0 <mark>1</mark> 10011 | 0x7    | 0x00           |
| sll           | Shift Left Logical      | R      | 0 <mark>1</mark> 10011 | 0x1    | 0x00           |
| srl           | Shift Right Logical     | R      | 0 <mark>1</mark> 10011 | 0x5    | 0x00           |
| sra           | Shift Right Arith*      | R      | 0 <mark>1</mark> 10011 | 0x5    | 0x20           |
| slt           | Set Less Than           | R      | 0 <mark>1</mark> 10011 | 0x2    | 0x00           |
| sltu          | Set Less Than (U)       | R      | 0 <mark>1</mark> 10011 | 0x3    | 0x00           |
| addi          | ADD Immediate           | I      | 0010011                | 0x0    |                |
| xori          | XOR Immediate           | I      | 0 <mark>0</mark> 10011 | 0x4    |                |
| ori           | OR Immediate            | I      | 0 <mark>0</mark> 10011 | 0x6    |                |
| andi          | AND Immediate           | I      | 0 <mark>0</mark> 10011 | 0x7    |                |
| slli          | Shift Left Logical Imm  | I      | 0 <mark>0</mark> 10011 | 0x1    | imm[5:11]=0x00 |
| srli          | Shift Right Logical Imm | I      | 0 <mark>0</mark> 10011 | 0x5    | imm[5:11]=0x00 |
| srai          | Shift Right Arith Imm   | I      | 0 <mark>0</mark> 10011 | 0x5    | imm[5:11]=0x20 |
| slti          | Set Less Than Imm       | I      | 0 <mark>0</mark> 10011 | 0x2    |                |
| sltiu         | Set Less Than Imm (U)   | I      | 0 <mark>0</mark> 10011 | 0x3    |                |

Notice the similarities and differences



### **Load and Store Instructions**

Are of two types (I and S)

| 31 | 27   | 26   | 25   | 24 | 20 | 19  | 15 | 14  | 12  | 11  | 7      | 6  | 0    |        |
|----|------|------|------|----|----|-----|----|-----|-----|-----|--------|----|------|--------|
|    | in   | nm[î | 11:0 | )] |    | rs1 |    | fun | ct3 |     | rd     | op | code | I-type |
| in | nm[1 | 1:5] |      | rs | 32 | rs1 |    | fun | ct3 | imr | n[4:0] | op | code | S-type |

| Inst | Name          | FMT | Opcode  | funct3 | funct7 | Description (C)              | Note         |
|------|---------------|-----|---------|--------|--------|------------------------------|--------------|
| lb   | Load Byte     | I   | 0000011 | 0x0    |        | rd = M[rs1+imm][0:7]         |              |
| 1h   | Load Half     | I   | 0000011 | 0x1    |        | rd = M[rs1+imm][0:15]        |              |
| lw   | Load Word     | I   | 0000011 | 0x2    |        | rd = M[rs1+imm][0:31]        |              |
| 1bu  | Load Byte (U) | I   | 0000011 | 0x4    |        | rd = M[rs1+imm][0:7]         | zero-extends |
| 1hu  | Load Half (U) | I   | 0000011 | 0x5    |        | rd = M[rs1+imm][0:15]        | zero-extends |
| sb   | Store Byte    | S   | 0100011 | 0x0    |        | M[rs1+imm][0:7] = rs2[0:7]   |              |
| sh   | Store Half    | S   | 0100011 | 0x1    |        | M[rs1+imm][0:15] = rs2[0:15] |              |
| SW   | Store Word    | S   | 0100011 | 0x2    |        | M[rs1+imm][0:31] = rs2[0:31] |              |

# Load (I type instructions)



lw x10, imm(x12)

distinguish between ALU and memory operations?

# **Store (S type instructions)**





sw x10, imm(x12)

distinguish between ALU and memory operations?



# **Memory Mapped Peripherals**



Not just memory, peripherals are also connected to the CPU

# THE OF LECTION OF THE OWNER O

# Example of a Intel motherboard block diagram





Notice that besides memory, lot of other peripherals connected to the CPU (Intel core)



# **Example of a RISC V System on Chip**









# **Addressing Memory Mapped Peripherals**







# Serial Port (UART) Example

| Register | Register Offset |         | Address    | Description                             |  |  |  |  |
|----------|-----------------|---------|------------|-----------------------------------------|--|--|--|--|
| Name     | Name from base  |         | mapped     |                                         |  |  |  |  |
| Baud     | 0 bytes         | 16 bits | 0xA0004000 | Configure communication rate            |  |  |  |  |
| TX       | 4 bytes         | 32 bits | 0xA0004004 | Data to be transmitted                  |  |  |  |  |
| RX       | 8 bytes         | 32 bits | 0xA0004008 | Data received                           |  |  |  |  |
| Status   | 12 bytes        | 8 bits  | 0xA000400C | Error status                            |  |  |  |  |
| Control  | 20 bytes        | 16 bits | 0xA0004014 | Configure protocol and error correction |  |  |  |  |
| INTEN    | 24 bytes        | 8 bits  | 0xA0004018 | Enable interrupts                       |  |  |  |  |

#### Functions to read and initialize UART

```
#define UART_BASE 0xA0004000

void init_uart() {
    u16 *baud_reg = (u16 *) UART_BASE;
    *baud_reg = 0x7D;
}

u32 read_uart() {
    u32 *rx_reg = (u32 *) (UART_BASE + 8);
    u8 *status_reg = (u8 *) (UART_BASE + 12);

while ((*status_reg & 0x4) == 0);
    return *rx_reg;
}
```



Peripherals have a set of memory mapped locations which can be read/written to by the CPU to communicate with the peripheral.

# Program to read from the UART using Polling

```
#define UART_BASE 0xA0004000

void init_uart() {
    u16 *baud_reg = (u16 *) UART_BASE;
    *baud_reg = 0x7D;
}

u32 read_uart() {
    u32 *rx_reg = (u32 *) (UART_BASE + 8);
    u8 *status_reg = (u8 *) (UART_BASE + 12);

while ((*status_reg & 0x4) == 0);
    return *rx_reg;
}
```

```
void main(){
   u32 uartrx;

while(1){
    uartrx = read_uart();
    if (uartrx != 0) break;
}

// process uartrx here
}
```



Problem!! If nothing is received, CPU wastes time in the while loop doing nothing useful

## **Interrupts**



Peripheral sends an interrupt whenever it wants to communicate with the CPU



CPU does other work and only communicates with the peripheral when there is an interrupt

# How do interrupts work?





MEMORY

Interrupt Service Routine (ISR) executes when an interrupt occurs

# How do interrupts work? Software perspective





Peripheral raises an interrupt → PC changed to Interrupt Vector → ISR executes → when ISR completes, previous program continues to execute



# **Types of Interrupts**



Hardware Interrupts (aka Interrupt Requests IRQ, External Interrupts) ... is from external peripherals

Software Interrupt is triggered with an explicit instruction (like int 0x80), that executes in the program.

Exceptions, triggered by the CPU itself when there is a major problem: eg. Divide by zero, illegal instruction, hardware malfunction, memory not present, etc.

## **Use of Hardware Interrupts (Example)**



### **Timers**



Programmed by the CPU, the timer sends an interrupt at the end of the count (ie count becomes 0)



# **State of an Executing Program**







# When is saving / restoring the state useful?

- Example. Close the top cover (display) of laptop
- Another example: Multi-tasking, execute multiple programs simultaneously.



# Multi-tasking program execution



# THE OF LEGISLANDS

# Multitasking time view





## **Use of Exceptions (Examples)**

```
int main(){
   int a=0;
   int b=3;

   b = b/a;

   return b;
}
admin@bellatrix tmp % ./a.out
zsh: floating point exception ./a.out
```

```
int main(){
   int *a= (int *) 0x0;
   int b;

   b = b + *a;

   return b;
}
admin@bellatrix tmp % ./a.out
zsh: segmentation fault ./a.out
```

When there is a problem that occurs when the program Executes.